Please use this identifier to cite or link to this item: http://dx.doi.org/10.25673/36577
Full metadata record
DC FieldValueLanguage
dc.contributor.authorTodorov, Zdravko-
dc.contributor.authorEfnusheva, Danijela-
dc.contributor.authorCholakoska, Ana-
dc.contributor.authorKalendar, Marija-
dc.date.accessioned2021-05-12T10:22:03Z-
dc.date.available2021-05-12T10:22:03Z-
dc.date.issued2021-
dc.identifier.urihttps://opendata.uni-halle.de//handle/1981185920/36810-
dc.identifier.urihttp://dx.doi.org/10.25673/36577-
dc.description.abstractWith the increasing number of Internet devices, the emergence of IoT, 5G and the increased traffic between the devices, the IPv6 is complementing IPv4. As IPv6 is becoming the protocol of choice by the new technologies, in order to accommodate for the features demanded by these technologies it is necessary to have high speed and low latency between the connected nodes. This paper introduces a hardwired IPv6 FPGA node, which processes IPv6 packets and is focused on high-speed transmission. Although, the code is written VHDL, it is written in a way which enables the user to easily add new features and implement new extension headers. The implementation of this IPv6 header processor is one on a Virtex7 VC709 FPGA development board.-
dc.language.isoeng-
dc.rights.urihttps://creativecommons.org/licenses/by/4.0/-
dc.subject.ddc004-
dc.titleFPGA implementation of IPv6 header processor-
local.versionTypepublishedVersion-
local.openaccesstrue-
dc.identifier.ppn1757621393-
local.bibliographicCitation.year2021-
local.publication.countryXA-DE-
cbs.sru.importDate2021-05-12T10:02:39Z-
local.bibliographicCitationEnthalten in Proceedings of the 9th International Conference on Applied Innovations in IT - Koethen, Germany : Edition Hochschule Anhalt, 2021-
local.accessrights.dnbfree-
Appears in Collections:International Conference on Applied Innovations in IT (ICAIIT)

Files in This Item:
File Description SizeFormat 
1_1_Efnusheva.pdf345.91 kBAdobe PDFThumbnail
View/Open