Please use this identifier to cite or link to this item:
http://dx.doi.org/10.25673/36143
Title: | Application-specific SoC design using core mapping to 3D mesh NoCs with nonlinear area optimization and simulated annealing |
Author(s): | Joseph, Jan Moritz Ermel, Dominik Bamberg, Lennart García-Oritz, Alberto Pionteck, Thilo |
Issue Date: | 2020 |
Type: | Article |
Language: | English |
URN: | urn:nbn:de:gbv:ma9:1-1981185920-363762 |
Subjects: | Network-on-Chip Core mapping |
Abstract: | Core mapping, in which a core graph is mapped to a network graph to minimize communication, is a common design problem for Systems-on-Chip interconnected by a Network-on-Chip. In conventional multiprocessors, this mapping is area-agnostic as the cores in the core graph are uniform and therefore iso-area. This changes for Systems-on-Chip because tasks are mapped to specific blocks and not general-purpose cores. Thus, the area of these specific cores is varying. This requires novel mapping methods. In this paper, we propose a an area-aware cost function for simulated annealing; Furthermore, we advocate the use of nonlinear models as the area is nonlinear: A semi-definite program (SDP) can be used as it is sufficiently fast and shows 20% better area than conventional linear models. Our cost function allows for up to 16.4% better area, 2% better communication (bandwidth times hop distance) and 13.8% better total bandwidth in the network in comparison to the standard approach that accounts for both the network communication and uses cores with varying areas as well. |
URI: | https://opendata.uni-halle.de//handle/1981185920/36376 http://dx.doi.org/10.25673/36143 |
Open Access: | Open access publication |
License: | (CC BY-SA 4.0) Creative Commons Attribution ShareAlike 4.0 |
Sponsor/Funder: | DFG-Publikationsfonds 2020 |
Journal Title: | Technologies |
Publisher: | MDPI |
Publisher Place: | Basel |
Volume: | 8 |
Issue: | 1 |
Original Publication: | 10.3390/technologies8010010 |
Page Start: | 1 |
Page End: | 10 |
Appears in Collections: | Fakultät für Elektrotechnik und Informationstechnik (OA) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Joseph et al._application-specific_2020.pdf | Zweitveröffentlichung | 1.17 MB | Adobe PDF | View/Open |